Part Number Hot Search : 
TECHNO A1150 60100 FIP12 0HD25 H5019BNL HF361L BTS43212
Product Description
Full Text Search

82S131 - V(cc): 7.0V; 2K-bit TTL bipolar PROM. For phototyping / volume production, sequential controllers, microprogramming, hardwired algorithms, control store, random logic, code conversion 2K-bit TTL bipolar PROM 512 X 4 OTPROM, 50 ns, PDIP16

82S131_170046.PDF Datasheet

 
Part No. 82S131 N82S131A N82S130N N82S131N N82S130A N82S131 82S130 82S130A 82S130N 82S131A 82S131N
Description V(cc): 7.0V; 2K-bit TTL bipolar PROM. For phototyping / volume production, sequential controllers, microprogramming, hardwired algorithms, control store, random logic, code conversion
2K-bit TTL bipolar PROM 512 X 4 OTPROM, 50 ns, PDIP16

File Size 131.01K  /  3 Page  

Maker


List of Unclassifed Manufacturers
Philips Semiconductors
ETC
Electronic Theatre Controls, Inc.
NXP Semiconductors N.V.



JITONG TECHNOLOGY
(CHINA HK & SZ)
Datasheet.hk's Sponsor

Part: 82S123
Maker:
Pack: PLCC
Stock: Reserved
Unit price for :
    50: $1.80
  100: $1.71
1000: $1.62

Email: oulindz@gmail.com

Contact us

Homepage
Download [ ]
[ 82S131 N82S131A N82S130N N82S131N N82S130A N82S131 82S130 82S130A 82S130N 82S131A 82S131N Datasheet PDF Downlaod from Datasheet.HK ]
[82S131 N82S131A N82S130N N82S131N N82S130A N82S131 82S130 82S130A 82S130N 82S131A 82S131N Datasheet PDF Downlaod from Maxim4U.com ] :-)


[ View it Online ]   [ Search more for 82S131 ]

[ Price & Availability of 82S131 by FindChips.com ]

 Full text search : V(cc): 7.0V; 2K-bit TTL bipolar PROM. For phototyping / volume production, sequential controllers, microprogramming, hardwired algorithms, control store, random logic, code conversion 2K-bit TTL bipolar PROM 512 X 4 OTPROM, 50 ns, PDIP16


 Related Part Number
PART Description Maker
S3C80E5 S3C80E7 SH2 Series, 7149 Group, Three ADC circuits, 6-ch 16-bit MTU2, 3-ch 16-bit MTU2S, Port Output Enable, 2-ch CMT, UBC, 15 mA IO FP-100A; Vcc= 4.0 to 5.5
SH2 Series, 7149 Group, Three ADC circuits, 6-ch 16-bit MTU2, 3-ch 16-bit MTU2S, Port Output Enable, 2-ch CMT, UBC, 15 mA IO FP-100U; Vcc= 4.0 to 5.5
SAMSUNG SEMICONDUCTOR CO. LTD.
MX25R8035F Wide Vcc Range 8M-BIT [x 1/x 2/x 4] CMOS MXSMIO
Macronix International
S34MS16G2 16 Gb, 4-Bit ECC, ×8 I/O, and 1.8 V VCC NAND Flash for Embedded
Cypress Semiconductor
LP61L1024S-12 LP61L1024X-12 LP61L1024V-12 LP61L102 128K X 8 BIT 3.3V HIGH SPEED LOW VCC CMOS SRAM 128K的8.3V的高速低虚拟通道连接CMOS SRAM
128K X 8 BIT 3.3V HIGH SPEED LOW VCC CMOS SRAM 128K的83.3V的高速低虚拟通道连接CMOS SRAM
AMIC Technology, Corp.
AMIC Technology Corporation
AMICC[AMIC Technology]
LP61L256B LP61L256BS-12 LP61L256BV-12 32K X 8 Bit High SPEED LOW VCC CMOS SRAM
AMIC Technology Corporation
AMICC[AMIC Technology]
UT61L256JC-10 UT61L256JC-12 UT61L256JC-15 UT61L256 Access time: 10 ns, 32 K x 8 Bit high speed low Vcc CMOS SRAM
Access time: 12 ns, 32 K x 8 Bit high speed low Vcc CMOS SRAM
Access time: 15 ns, 32 K x 8 Bit high speed low Vcc CMOS SRAM
Access time: 8 ns, 32 K x 8 Bit high speed low Vcc CMOS SRAM
UTRON Technology
ST2378ETTR ST2378E ST2378E-06 ST2378EBJR 8-bit dual supply 1.71V to 5.5V level translator with I/O VCC ± 15KV ESD protection
8-bit dual supply 1.71V to 5.5V level translator with I/O VCC 【 15KV ESD protection
STMICROELECTRONICS[STMicroelectronics]
82S147A 82S147AN N82S147 N82S147AA N82S147AN N82S1 4K-BIT TTL BIPLOAR PROM
4K Bit TTL Bipolar PROM
NXP Semiconductors
PHILIPS[Philips Semiconductors]
M38230G4-XXXFP M38230G4-XXXHP M38231G4-XXXHP M3823 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 512Kb x 36; Vcc (V): 3.1 to 3.6 V
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 3.1 to 3.6 V
18-Mbit (512K x 36/1M x 18) Pipelined SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL(TM) Architecture; Architecture: NoBL, Flow-through; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 512Kb x 72; Vcc (V): 3.1 to 3.6 V
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 3.1 to 3.6 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: QDR-II , 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯位CMOS微机
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯8位CMOS微机
Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
Renesas Electronics Corporation.
Renesas Electronics, Corp.
4559 M34559G6-XXXFP 18-Mbit (512K x 36/1M x 18) Pipelined SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 18 Mb; Organization: 512Kb x 36; Vcc (V): 3.1 to 3.6 V
SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER 单芯位微机的CMOS
Renesas Electronics Corporation.
Renesas Electronics, Corp.
SPT7871 SPT7871SCU SPT7871SIQ 10-BIT, 100 MSPS TTL A/D CONVERTER
10-BIT 100 MSPS TTL A/D CONVERTER
From old datasheet system
FAIRCHILD[Fairchild Semiconductor]
 
 Related keyword From Full Text Search System
82S131 high-speed usb 82S131 Regulator 82S131 transient design 82S131 specifications 82S131 参数查询
82S131 Positive 82S131 npn 82S131 enhancement 82S131 Switching 82S131 Clock
 

 

Price & Availability of 82S131

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X
0.41828894615173